

# Paul Nieves

| 787-667-6860 | [nievep@rpi.edu](mailto:nievep@rpi.edu) | <https://www.linkedin.com/in/nievep/> | <https://paulnieves.com/> | Aguadilla, PR, 00603 |

## EDUCATION

|                                                                      |                            |
|----------------------------------------------------------------------|----------------------------|
| <b>Rensselaer Polytechnic Institute</b>   Troy, NY                   | <b>May 2024 - May 2025</b> |
| M.S. Electrical Engineering (Concentration: Computer Systems Design) | GPA: 3.51                  |
| <b>Rensselaer Polytechnic Institute</b>   Troy, NY                   | <b>May 2020 - May 2024</b> |
| B.S. Electrical and Computer Systems Engineering Dual                | GPA: 3.48                  |

## EXPERIENCE

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                            |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| <b>Collins Aerospace</b>   Aguadilla, PR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | <b>May 2025 – Present</b>  |
| FPGA Engineer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                            |
| <ul style="list-style-type: none"><li>Support the Mission Systems (MiS) team on the Terminal High Altitude Area Defense (THAAD) program by delivering customer documentation—including AS051, AS057, TEC memos, Test Plans, and PCN/SRI Reports—to Lockheed Martin.</li><li>Developed a Python automation app to apply Controlled Unclassified Information (CUI) markings across multiple document types, streamlining documentation workflows, improving compliance, and saving 56 hours per employee annually.</li><li>Delivered a presentation on FPGA/ASIC fundamentals to support team learning and contribute my background in the area.</li><li>Created a Power Apps solution to monitor task progress and delivery timeliness, while facilitating document approval and release workflows.</li></ul> |                            |
| <b>Claro Puerto Rico</b>   Guaynabo, PR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | <b>May 2024 – Aug 2024</b> |
| Network Technician                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                            |
| <ul style="list-style-type: none"><li>Maintained demarcation points for residential and commercial clients (Demarcation points: Tmarc, ASR 9k/920, Cisco 3000)</li><li>Diagnosed and resolved signal loss and connectivity issues for fiber optics, copper, and coaxial networks</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                            |
| <b>Green Action Studio</b>   Schenectady, NY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | <b>Sep 2022 – Dec 2022</b> |
| Embedded Hardware Engineer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                            |
| <ul style="list-style-type: none"><li>Engineered PCB modules for an electric vehicle charger and designed a UL-approved ground fault detection circuit.</li><li>Verified ARM-based microcontroller firmware and assembled EV chargers from schematics</li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                            |

## PROJECTS

|                                                                                                                                                                                                                                                                                                                                      |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| <b>Multilevel Cache Coherence</b>   Troy, NY                                                                                                                                                                                                                                                                                         |  |
| <i>ECSE 6700 – Advanced Computer Hardware Design</i>                                                                                                                                                                                                                                                                                 |  |
| <ul style="list-style-type: none"><li>Developed a multi-core MESI-based cache coherence system integrating RAM, set-associative caches, and an arbiter</li><li>Validated Verilog code reliability via comprehensive simulation test vectors and waveform analysis</li></ul>                                                          |  |
| <b>Variable IIR and FIR Filters</b>   Troy, NY                                                                                                                                                                                                                                                                                       |  |
| <i>ECSE 6680 – Advanced VLSI Design</i>                                                                                                                                                                                                                                                                                              |  |
| <ul style="list-style-type: none"><li>Implemented a variable pipelined IIR filter in SystemVerilog for audio equalization and reduced critical path of the system</li><li>Designed a 102-tap low-pass FIR filter using parallel processing (L=2/L=3), achieving &gt;80 dB stopband attenuation</li></ul>                             |  |
| <b>Pipelined RISC-V Processor</b>   Troy, NY                                                                                                                                                                                                                                                                                         |  |
| <i>ECSE 4770 - Computer Hardware Design</i>                                                                                                                                                                                                                                                                                          |  |
| <ul style="list-style-type: none"><li>Designed a 5-stage pipelined processor supporting key RISC-V instructions with hazard detection</li><li>Verified functionality through SystemVerilog testbench, RTL schematics, and waveform analysis</li></ul>                                                                                |  |
| <b>FPGA UART Core</b>   San Juan, PR                                                                                                                                                                                                                                                                                                 |  |
| Personal Project – Verilog, Serial Comms, Testbench                                                                                                                                                                                                                                                                                  |  |
| <ul style="list-style-type: none"><li>Designed a parameterized UART TX/RX core in SystemVerilog with baud-rate generation and FIFO buffering.</li><li>Verified functionality using testbenches and waveform-based timing analysis.</li><li>Deployed and tested on FPGA hardware to validate reliable serial communication.</li></ul> |  |
| <b>PDF Editing Automation Builder Application</b>   Aguadilla, PR                                                                                                                                                                                                                                                                    |  |
| <i>Personal Project - React, Electron, JavaScript, Python, HTML/CSS</i>                                                                                                                                                                                                                                                              |  |
| <ul style="list-style-type: none"><li>Built an <b>electron desktop application</b> automating PDF workflows with a block-based builder, reducing repetitive tasks.</li><li>Connected <b>React frontend</b> to Python PDF processing via <b>Electron IPC</b>, enabling configurable, local execution with persistent state.</li></ul> |  |
| <b>Home Media &amp; File Server Application</b>   Aguadilla, PR                                                                                                                                                                                                                                                                      |  |
| <i>Personal Project - Docker, Linux, Nginx, Media/File Servers</i>                                                                                                                                                                                                                                                                   |  |
| <ul style="list-style-type: none"><li>Built and deployed a <b>Linux-based server</b> using <b>Docker Compose</b> to host Immich, Jellyfin, and Seafile for media streaming and file management.</li></ul>                                                                                                                            |  |

### **CIFAR-10 Image Classification Using Convolutional Neural Networks** | Troy, NY

*ECSE 6965 – Reinforcement learning, PyTorch API*

- Designed and trained a CNN achieving **94.64% accuracy** on CIFAR-10 with **4.59M parameters** using data augmentation.

### **Static CMOS Logic Design & Layout for VLSI (65 nm)** | Troy, NY

*ECSE 4220 – VLSI Design*

- Optimized a CMOS circuit using Karnaugh maps, minimizing transistor count for efficiency
- Developed a compact, DRC-compliant layout with minimal interconnects
- Verified through Layout vs. Schematic (LVS) and performed parasitic extraction (PEX)

### **Deep Q-Learning for CartPole Control Problem** | Troy, NY

*ECSE 6965 – Reinforcement Learning*

- Implemented a Deep Q-Network (DQN) to balance a pole using reinforcement learning
- Designed a neural network from scratch with experience replay and a target network for stable learning
- Tuned hyperparameters, achieving an average reward of 200 over 100 episodes

### **Modular Synth** | Troy, NY

*ECSE 6980 - Masters Project*

- Designed PCBs for VCO, VCA, MIDI-to-CV, ADSR, and a  $\pm 15V/\pm 20V$  DC power supply for a modular synthesizer
- Programmed firmware for Arduino Nano (ARM) to interface with 16-bit DACs through SPI for 1mV precision analog note

### **Drone** | San Juan, PR

*Personal Project – Soldering, Embedded Control*

- Built a drone that can record and provide a live feed to a small monitor.

### **Personal Portfolio Website** | Troy, NY

*Personal Project - JavaScript, HTML/CSS, REST APIs*

- Built and deployed a full-stack portfolio website with a RESTful backend endpoint to handle contact form submissions.
- Implemented input validation, JSON-based request handling, and error management for reliable client-server communication.
- Integrated frontend and backend using asynchronous HTTP requests and POST-based workflows.

## **RESEARCH**

### **LESA Fluorescence Tool Research** | Troy, NY

**Sep 2023 – Dec 2023**

Software Engineer/Embedded Hardware Engineer

- Built, integrated, and tested Fluorescence tool hardware for plant health analysis
- Debugged and enhanced Lock-in Amplifier Circuit by adding filters to better detect fluorescence wavelength from plants

### **Photonics GUI Research** | Troy, NY

**Sep 2023 – Dec 2023**

Software Engineer/Embedded Hardware Engineer

- Automated Tektronix oscilloscope, multimeter, and function generator with Python via GPIB (py-visa)
- Developed a GUI for streamlined test execution and result storage. (Integrated cloud saving into GUI)

## **SKILLS**

**Programming:** C#, C++, C, Python, Java, React js, SystemVerilog, MIPS, VHDL, Power Bi

**Hardware Design:** PCB (Altium, KiCAD, EAGLE), FPGA, VLSI Layout, SPI, UART, I2C, JTAG, oscilloscopes, logic analyzers

**Software & Tools:** Git, MATLAB, Quartus Prime, Vivado, ModelSim, Cadence, LTSpice, Arduino IDE, Synopsys Design Compiler

**Languages:** Fluent in English & Spanish

## **LICENSES**

### **Amateur Radio Operator Class License** - Federal Communications Commission

**Issued May 2023 – Expires May 2033**

- Credential ID KE2BLP